# 2.1 Programmable processor concept

### Programmable processor overview

A *programmable processor* carries out desired functionality by executing instructions from an instruction memory. Unlike a typical circuit that carries out the same functionality repeatedly, a programmable processor can be configured to carry out nearly any functionality by putting different instructions in the instruction memory. Ex: A single programmable processor can be programmed to carry out the functionality of a calculator, a web browser, and a word processor. Storing instructions into an instruction memory is known as *programming* the memory, and those instructions are known as a *program*.

The processor executes one instruction at a time, proceeding to the next instruction when done.

| PARTICIPATION activity 2.1.1: Simple programmable processor.                                                                                                                                                                                                                                                                                         |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Animation captions:                                                                                                                                                                                                                                                                                                                                  |  |
| <ol> <li>The first instruction loads t0 with the value located at 5001 from the data memory</li> <li>The second instruction loads t1 with the value located at 5002 from the data mem</li> <li>The next instruction adds t0 + t1, and puts the sum in t5.</li> <li>The next instruction stores t5's value into data memory location 5005.</li> </ol> |  |

A programmable processor includes:

- **CPU**: A **central processing unit** executes instructions by controlling an ALU, register file, and other hardware components.
  - **ALU**: A component that performs arithmetic and logic operations, like addition or subtraction, on data in the register file. Short for **arithmetic logic unit**.
  - **Register file**: A set of registers that holds temporary data accessible by the ALU. A **register** is a digital circuit that can store multiple bits, such as 32 bits.
- Instruction memory: A memory that holds instructions.
- Data memory: A memory that holds data used by the instructions.

A **memory** is a digital circuit that holds relatively large amounts of data, often organized as bytes with each having a unique **address**, where each byte can either be read ("load") or written ("store"). Ex: A memory may hold 1024 bytes, with addresses 0, 1, 2, ..., 1023. Common memory sizes range from 1 Kbyte to 4 Gbyte, while typical register files are smaller with perhaps 128 or fewer registers.

| PARTICIPATION 2.1.2: Processor basics.             | ©zyBooks 05/17/23 13 45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
|----------------------------------------------------|-------------------------------------------------------------------------------------------|
| Refer to the above animation.                      | OCINENCEDOSEOS TOTIAITORAS ENTA Spring2023                                                |
| 1) What is the value in data memory location 5002? |                                                                                           |
|                                                    |                                                                                           |

| Check Show answer  2) Vyriau is the value in t1 after the instruction Load t1 DM[5002] executes?              |                                                                                           |
|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Check Show answer                                                                                             | ©zyBooks 05/17/23 13:45 1587358                                                           |
| 3) The first Add instruction adds the values in t0 and t1, and writes the result in what register?            | Oscar Benitez UCMERCEDCSE031Chandra el harSpring2023                                      |
| Check Show answer                                                                                             |                                                                                           |
| 4) How many executed instructions copied data from the data memory to the register file during the animation? |                                                                                           |
| Check Show answer                                                                                             |                                                                                           |
| 5) How many executed instructions used the ALU during the animation?                                          |                                                                                           |
| Check Show answer                                                                                             |                                                                                           |
| 6) How many total instructions were executed during the animation?                                            |                                                                                           |
| Check Show answer                                                                                             |                                                                                           |
| 7) The CPU contains a register file and what other component?                                                 | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| Check Show answer                                                                                             |                                                                                           |
| 8) A typical register file has 1G or more registers. Type true or false.                                      |                                                                                           |

| Check |
|-------|
|-------|

Note that when the processor reads data from the data memory or register file, the data is copied, not removed.

### Instructions

A processor executes instructions in sequence, one at a time. The instruction order thus matters.

| PARTICIPATION 2.1.3: Instruction order.                                                                                    | Oscar Benitez UCMERCEDCSE031ChandrasekharSpring2023                                       |
|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| 1) Complete the following instruction sequence to add the values in registers to and t1 and store the result in DM[5007].  |                                                                                           |
| <br>Store t6 to DM[5007]                                                                                                   |                                                                                           |
| O Add t2 = t0 + t1                                                                                                         |                                                                                           |
| O Add t6 = t0 + t1                                                                                                         |                                                                                           |
| O Add t6 = t0 + t2                                                                                                         |                                                                                           |
| 2) Complete the following instruction sequence to add the values in registers t2 and t6 and store the result in DM[5007].  |                                                                                           |
| Add t3 = t2 + t6                                                                                                           |                                                                                           |
| O Store t6 to DM[5007]                                                                                                     |                                                                                           |
| O Store t3 to DM[5000]                                                                                                     |                                                                                           |
| O Store t3 to DM[5007]                                                                                                     |                                                                                           |
| 3) Select the instruction sequence that calculates the sum of register t1 and DM[5000], and writes the sum in register t5. |                                                                                           |
| O Load t4 with DM[5000]<br>Add t5 = t1 + t4                                                                                |                                                                                           |
| O Add t5 = t1 + t4<br>Load t4 with DM[5000]                                                                                | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| 4) Select the instruction sequence that calculates the sum of t0 and t1, and stores the results to DM[5001].               |                                                                                           |
|                                                                                                                            |                                                                                           |

| O Storo +2 to DM[5001] |  |  |
|------------------------|--|--|

A processor may support hundreds of possible instruction types. Those instruction types can usually be classified into three categories:

- A data transfer instruction copies data among the data memory and register file.
- An ALU instruction operates on data.
- A *branch instruction* specifies the location of the next instruction to execute, being different from the next instruction in instruction memory.

  ©zvBooks 05/17/23 13:45 1587358

| PARTICIPATION 2.1.4: Instruction type categories. | UCMERCEDCSE031ChandrasekharSpring2023 |
|---------------------------------------------------|---------------------------------------|
| Indicate the category for the instruction.        |                                       |
| 1) Load t0 with DM[5255]                          |                                       |
| O Data transfer                                   |                                       |
| O ALU                                             |                                       |
| O Branch                                          |                                       |
| 2) Jump to instruction 90                         |                                       |
| O Data transfer                                   |                                       |
| O ALU                                             |                                       |
| O Branch                                          |                                       |
| 3) Subtract t6 = t1 - t4                          |                                       |
| O Data transfer                                   |                                       |
| O ALU                                             |                                       |
| O Branch                                          |                                       |
|                                                   |                                       |

Each instruction typically is encoded into a limited number of bits, such as 32 bits. Using a small limited number of bits per instruction ensures more instructions can fit into the memory, and keeps the processor's circuit simple and fast. Some bits may represent the instruction type (like Load or Add), other bits may indicate the registers involved (like t0 or t1), and others a data memory address (like t0). As such, the number of instruction types is limited. Ex: If the instruction type is represented in 8 bits, then only t00 instruction types are possible.

Thus, a processor's instruction types are limited and kept basic, like the basic Add, Store, and Load instructions seen above. A programmer must achieve desired functionality using just those relatively-few instruction types.

The set of instruction types supported by a particular processor is called the processor's *instruction set*. A program written using a processor's instructions is called an *assembly language program*, in contrast to programs written in higher-level languages like C, C++, Java, or Python.

©zyBooks 05/17/23 13:45 1587358

| PARTICIPATION 2.1.5: Using limited instruction types.                                                                                             | UCMERCEDCSE031ChandrasekharSpring2023 |
|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| Assume a processor's only instruction type available for adding is:<br>Add regA = regB + regC<br>where regA, regB, and regC each is any register. |                                       |
| 1) Which computes t5 = t1 + t3?                                                                                                                   |                                       |

| O Yes                                                                                              |                                                                                           |
|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| 6) Can t4 = t3 + t2 + t1 + t0 be computed in two instructions?                                     |                                                                                           |
| O Add $t5 = t1 + t2$<br>Add $t6 = t3 + t4$<br>Add $t0 = t5 + t6$                                   |                                                                                           |
| O Add $t4 = t1 + t2$<br>Add $t0 = t4 + t3$                                                         |                                                                                           |
| 5) Which computes t0 = t1 + t2 + t3 + t4?                                                          |                                                                                           |
| O Add $t4 = t1 + t2$<br>Add $t0 = t4 + t3$                                                         |                                                                                           |
| O Add t3 = t1 + t2<br>Add t0 = t3 + t3                                                             |                                                                                           |
| 4) Which computes t0 = t1 + t2 + t3?                                                               |                                                                                           |
| O 21                                                                                               |                                                                                           |
| O 26                                                                                               |                                                                                           |
| Add t3 = t1 + t2<br>Add t5 = t3 + t3                                                               |                                                                                           |
| 3) Assume the following initial values: t1 = 7, t2 = 6, t3 = 8. What is in t5 after the following: |                                                                                           |
| O 21                                                                                               |                                                                                           |
| O 3                                                                                                |                                                                                           |
| Add $t0 = t1 + t2$<br>Add $t5 = t0 + t3$                                                           | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| 2) Assume the following initial values: t1 = 7, t2 = 6, t3 = 8. What is in t5 after the following: |                                                                                           |
| O Add $t1 = t5 + t3$                                                                               |                                                                                           |
| O Add $t5 = t1 + t3$                                                                               |                                                                                           |

### Register file

UCMERCEDCSE031ChandrasekharSpring2023

Each register in the register file has a name. The **zero register** is a read-only register that always holds the value 0. In the animation above, t0 ... t6 refer to the register file's next seven registers, which can be read and written by instructions.

An ALU instruction may read a register's value and write the operation's result into that very same register.

| PARTICIPATION 2.1.6: Register file: Reading and writing.                                                                              |                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Animation captions:                                                                                                                   |                                                                           |
| <ol> <li>The instruction adds the values located at t2 and t3.</li> <li>The result overwrites the value in t2 with 70.</li> </ol>     | ©zyBooks 05/17/23 13:45 1587358                                           |
| PARTICIPATION 2.1.7: Registers.                                                                                                       | UCMERCEDCSE031ChandrasekharSpring2023                                     |
| 1) Assume the following initial values: t0 = 7, t1 = 5, and t2 = 3. What is in t2 after the following:                                |                                                                           |
| Add t2 = t2 + t1  O 3  O 8  O 12                                                                                                      |                                                                           |
| 2) Assume the following initial values: t0 = 2, t1 = 5, and t2 = 4. What is in t0 after the following:                                |                                                                           |
| Add t0 = t0 + t1 Add t0 = t0 + t2  O 2  O 7  O 11                                                                                     |                                                                           |
| 3) Assume the following initial values: t2 = 7, t3 = 1, and t4 = 9. What is in t4 after the following:                                |                                                                           |
| Add t3 = t3 + t2<br>Add t4 = t4 + t3                                                                                                  |                                                                           |
| O 17  4) Complete the following instruction sequence to add the values in registers t3, t4, and t5, and store the result in DM[1007]. | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031Chandra |
| Add t6 = t4 + t5                                                                                                                      |                                                                           |

Store to to DM[1007] Add to = 16+t3

O Add t6 = t6 + t4

O Add t6 = t4 + t3

### Reset

©zyBooks 05/17/23 13:45 1587358

Oscar Benitez

A **reset** is an input that when asserted causes a circuit to enter a known state. A SE031Chandrasekhar Spring2023 processor's reset causes 0's to be written to all registers, including the register file and program counter. So, after the reset, the processor executes the instruction at address 0.

A **power-on-reset** circuit resets the processor when power is first applied.

### Register file and data memory

When displaying data values in registers or memory, this material may show: 1) a 0 for register if the register is known to be 0, such as on reset, 2) a blank location if the value is unknown, such as memory location that has not yet been written, or 3) a grayed value representing a previous value for a register or memory location that has been written a new value. Additionally, all registers within the register file may not be shown, instead showing only those registers that are relevant for each example.

|      | ister file with z<br>I nonzero valu |      | egister file wi<br>blank entries |      | egister file wit<br>grayed value |    | egister file with<br>bset of registe |  |
|------|-------------------------------------|------|----------------------------------|------|----------------------------------|----|--------------------------------------|--|
| zero | 0                                   | zero | 0                                | zero | 0                                | t0 | 20                                   |  |
| t0   | 20                                  | t0   |                                  | tO   | 20                               | t1 | 17                                   |  |
| t1   | 17                                  | t1   |                                  | t1   | 17                               | t2 | 85                                   |  |
| t2   | 85                                  | t2   |                                  | t2   | 10                               | t3 | 36                                   |  |
| t3   | 36                                  | t3   |                                  | t3   | 70 <b>75</b>                     |    |                                      |  |
| t4   | 40                                  | t4   | 40                               | t4   | 256                              |    |                                      |  |
| t5   | 5208                                | t5   | 50                               | t5   | 6000                             |    |                                      |  |
| t6   | 5200                                | t6   | 5000                             | t6   | 6008                             |    |                                      |  |

#### **MIPS**

©zyBooks 05/17/23 13:45 1587358

**MIPS** is a processor that was popular in various computers in the 1990's, and is found in some embedded computing devices today. MIPS is presently one of the most popular processors for learning assembly language programming, and also for learning processor design. MIPS is known for having a simple and elegant instruction set, which in turn enables simple and fast processor designs.

MIPS' instruction set has just over 100 instructions, and each instruction is 32 bits. The MIPS register file has 32 registers, each being 32 bits. Memory addresses are 32 bits. Memory can be accessed by words (4 bytes), half words (2 bytes), or bytes.

For educational purposes, this material teaches a greatly-simplified version of MIPS, known as **MIPSzy**, using a small subset of the MIPS instruction set, and using a register file with only 8 primary registers. MIPSzy only allows memory to be accessed by words (4 bytes).

| PARTICIPATION 2.1.8: MIPS and MIPSzy.                                                                   |                                                                                           |
|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
|                                                                                                         | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>JCMERCEDCSE031ChandrasekharSpring2023 |
| O False  2) The register file in MIPS has 32 registers.  O True  O False                                |                                                                                           |
| <ul><li>3) The register file in MIPSzy has 32 registers.</li><li>O True</li><li>O False</li></ul>       |                                                                                           |
| Exploring further:  • MIPS Processor  • Computer Organization and Design (6e) - Interactive Version (MI | <u>PS)</u>                                                                                |

# 2.2 lw, sw: Load and store instructions

### Load instruction: lw

A **load instruction** copies data from memory into a register. A MIPS load instruction format is shown below. Another section discusses the reason for the 0() around the memory-address.

### lw register 0(memory-address)

MIPS register names start with a \$. MIPSzy supports 8 registers. Writeable registers are \$t0, \$t1, ..., \$t6. A special \$zero register always has the value 0 and can only be read, not written.

The load instruction's memory-address is a register whose value is the memory address from which data is copied.

|                                                                                                                                                                                                                                                                                                                                       | ©zyBooks 05/17/23 13:45 1587358                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                       | Oscar Benitez                                    |
| 2.2.1: Load instruction: lw.                                                                                                                                                                                                                                                                                                          | UCMERCEDCSE031ChandrasekharSpring2               |
| If \$t6's value is 2020, what is the memory address being accessed by the following instruction?                                                                                                                                                                                                                                      |                                                  |
| 1w \$t0, 0(\$t6)  Check Show answer                                                                                                                                                                                                                                                                                                   |                                                  |
| Given the following register file and memory contents, what value is loaded into register \$t3 by the following instruction?  lw \$t3, 0(\$t6)                                                                                                                                                                                        |                                                  |
| 11 \$65, 0(\$65)                                                                                                                                                                                                                                                                                                                      |                                                  |
| Register file         Data memory (DM)           \$zero         0           \$t0         5200         24           \$t1         5204         400           \$t2         5208         30           \$t3         5212         80           \$t4         40         5216         -20           \$t5         5208         5220         17 |                                                  |
| \$zero 0 \$t0                                                                                                                                                                                                                                                                                                                         | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez |

| \$t1<br>\$t2<br>\$t3<br>\$t4 5000<br>\$t5 5008<br>\$t6 5012                                                                         |                                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| lw \$t2, 0( )                                                                                                                       |                                                                                           |
| Check Show answer                                                                                                                   | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| 4) Assuming \$t5 holds 6000, write a load instruction that loads register \$t4 with data at memory address 6000.  Check Show answer |                                                                                           |

### Store instruction: sw

A **store instruction** copies data from a register to memory. A MIPS store instruction format is shown below. Another section discusses the reason for the 0() around the memory-address.

sw register 0(memory-address)

| PARTICIPATION 2.2.2: Store instruction: sw.                                                               |                                                                                           |
|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| 1) Assuming \$t6 holds 600 and \$t0 holds 5008, what is the memory address for the following instruction? |                                                                                           |
| sw \$t6, 0(\$t0)                                                                                          |                                                                                           |
| Check Show answer                                                                                         |                                                                                           |
| 2) Given \$t2 holds 6200, \$t3 holds 536, and \$t4 holds 616, what value is stored into memory?           | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| sw \$t3, 0(\$t2)                                                                                          |                                                                                           |
| Check Show answer                                                                                         |                                                                                           |
| 3) Given the following register file,                                                                     |                                                                                           |



### Instruction format summary: lw, sw

The condensed instruction format below specifies all registers using \$ followed by a single character. Ex: \$a.

Table 2.2.1: Instruction summary: lw, sw.

| Instruction | Format         | Description                                                         | Example          |
|-------------|----------------|---------------------------------------------------------------------|------------------|
| lw          | lw \$a, 0(\$b) | Load word: Copies data from memory at address \$b to register \$a.  | lw \$t3, 0(\$t6) |
| SW          | sw \$a, 0(\$b) | Store word: Copies data from register \$a to memory at address \$b. | sw \$t1, 0(\$t3) |

©zyBooks 05/17/23 13:45 1587358 Oscar Benitez

UCMERCEDCSE031ChandrasekharSpring2023

| CHALLENGE ACTIVITY 2.2.1: Load and store instructions. |  |
|--------------------------------------------------------|--|
| 459784.3174716.qx3zqy7                                 |  |
| Start                                                  |  |
| Compute: \$t5 = DM[6428]                               |  |

| lw v \$t5 v, 0(\$t5 | \$t5 0<br>\$t6 6428 | Data memory 6428 6 |                                                                           |
|---------------------|---------------------|--------------------|---------------------------------------------------------------------------|
| 1                   | 2                   | 3                  |                                                                           |
| Check Next          |                     |                    |                                                                           |
|                     |                     |                    | ooks 05/17/23 13:45 1587358  Oscar Benitez  CSE031ChandrasekharSpring2023 |

# 2.3 Memory alignment and endianness

### **Memory alignment**

A particular memory may store a sequence of 32-bit wide words (instructions or data). One might assume addresses for each word would increment by 1, as in: 0, 1, 2, 3, 4, 5, etc. However, each byte in a word can be addressed individually. Thus, addresses of each word increment by 4: 0, 4, 8, 12, 16, etc. *Memory alignment* is the restriction of word addresses to multiples of 4 (or other multiples for different processors).

Instructions that load or store words must use addresses that are multiples of four. Instructions that load or store bytes may use any address.

PARTICIPATION | 2.3.1: Memory alignment: Because each byte is addressable, word addresses

| Animation captions:                                                                                                                                     |                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
|                                                                                                                                                         |                                         |
| 1. One might assume that word addresses increment by 1.                                                                                                 |                                         |
| 2. However, each byte is addressable.                                                                                                                   |                                         |
| <ul><li>3. Thus, word addresses increment by 4.</li><li>4. Byte instructions refer only to the indicated byte. Word instructions refer to the</li></ul> | entire word.                            |
| 5. Word instructions (load or store) must be aligned: Multiples of 4 only.                                                                              |                                         |
|                                                                                                                                                         |                                         |
| PARTICIPATION activity 2.3.2: Memory alignment.                                                                                                         |                                         |
| Consider the above animation on memory alignment.                                                                                                       |                                         |
| 1) How many bytes exist per word?                                                                                                                       |                                         |
| ©zyBooks                                                                                                                                                | 05/17/23 13:45 1587358<br>Oscar Benitez |
|                                                                                                                                                         | E031ChandrasekharSpring                 |
| Check Show answer                                                                                                                                       |                                         |
| 2) How many byte addresses exist for                                                                                                                    |                                         |
| one word?                                                                                                                                               |                                         |
|                                                                                                                                                         |                                         |
|                                                                                                                                                         |                                         |

| Check Sho                                                                                    | w answer                            |                                                  |
|----------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------|
| 3) What are the byte a bytes in the word s 12? Type as: 0, 1, 2                              | tarting at address                  |                                                  |
| Check Sho                                                                                    | w answer                            | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez |
| 4) Is storing a byte int allowed? Type yes                                                   |                                     | UCMERCEDCSE031ChandrasekharSpring2023            |
| Check Sho                                                                                    | w answer                            |                                                  |
| 5) Is storing a word in allowed? Type yes                                                    |                                     |                                                  |
| Check Sho                                                                                    | w answer                            |                                                  |
| 6) A programmer wis last word of the me the animation. What be used in the load instruction? | emory shown in<br>at address should |                                                  |
| Check Sho                                                                                    | w answer                            |                                                  |
| Check Sho                                                                                    | n answer                            |                                                  |

### **Endianness**

**Endianness** refers to whether bytes in a word are ordered starting with the most-significant byte first (**big-endian**) or the least-significant byte first (**little-endian**). Some processors use big-endian format, others use little-endian.

| PARTICIPATION activity 2.3.3: Big-endian vs. little-endian.                                                                                                                                                                                                                            |                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Animation captions:                                                                                                                                                                                                                                                                    | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| <ol> <li>An instruction may require one byte for op, one for regation for example purposes only).</li> <li>Big endian stores the "most-significant" byte (op) first.</li> <li>In contrast, little-endian stores the least-significant byte 4. Similarly for binary numbers.</li> </ol> |                                                                                           |

Endianness only impacts the ordering of bytes; the bits within the byte remain in the same order. Ex: 00001111 remains 00001111 for either big or little endian formats, and does not become 11110000.

Programmers usually need not be concerned with endianness, unless doing byte-level operations within a word (which is rare).

| PARTICIPATION<br>ACTIVITY       | 2.3.4: Big-endia                                              | ın.                                                          |                                                                                                                                                          |
|---------------------------------|---------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                 |                                                               |                                                              | ©zyBooks 05/17/23 13:45 1587358<br>1111 11000000 (1048512 in decimal) is to be enitez<br>e the byte address of each byte EDCSE031ChandrasekharSpring2023 |
| If unable to drag ar            | nd drop, refresh the                                          | page.                                                        |                                                                                                                                                          |
| 00001111                        | 11111111                                                      | 00000000                                                     | 11000000                                                                                                                                                 |
|                                 |                                                               | 20                                                           |                                                                                                                                                          |
|                                 |                                                               | 21                                                           |                                                                                                                                                          |
|                                 |                                                               | 22                                                           |                                                                                                                                                          |
|                                 |                                                               | 23                                                           |                                                                                                                                                          |
|                                 |                                                               |                                                              | Reset                                                                                                                                                    |
|                                 |                                                               |                                                              |                                                                                                                                                          |
| PARTICIPATION<br>ACTIVITY       | 2.3.5: Little-enc                                             | lian.                                                        |                                                                                                                                                          |
| The binary num                  | nber 00000000 (                                               | 00001111 1111                                                | 1111 11000000 (1048512 in decimal) is to be the byte address of each byte.                                                                               |
| The binary num                  | nber 00000000 (<br>20 in little-endia                         | 00001111 1111<br>n format. Indica                            | · · · · · · · · · · · · · · · · · · ·                                                                                                                    |
| The binary num                  | nber 00000000 (<br>20 in little-endia                         | 00001111 1111<br>n format. Indica                            | · · · · · · · · · · · · · · · · · · ·                                                                                                                    |
| The binary num stored in word 2 | nber 00000000 (<br>20 in little-endia<br>nd drop, refresh the | 00001111 1111<br>n format. Indica<br><sub>page.</sub>        | ite the byte address of each byte.                                                                                                                       |
| The binary num stored in word 2 | nber 00000000 (<br>20 in little-endia<br>nd drop, refresh the | 00001111 1111<br>n format. Indica<br>page.<br>00000000       | 00001111  ©zyBooks 05/17/23 13:45 1587358                                                                                                                |
| The binary num stored in word 2 | nber 00000000 (<br>20 in little-endia<br>nd drop, refresh the | 00001111 11111<br>n format. Indica<br>page.<br>00000000      | 00001111                                                                                                                                                 |
| The binary num stored in word 2 | nber 00000000 (<br>20 in little-endia<br>nd drop, refresh the | 00001111 1111<br>n format. Indica<br>page.<br>00000000<br>20 | 00001111  ©zyBooks 05/17/23 13:45 1587358 Oscar Benitez                                                                                                  |

| PARTICIPATION 2.3.6: Endianness.                                                       |                                                   |
|----------------------------------------------------------------------------------------|---------------------------------------------------|
| <ol> <li>Little-endian processors are faster than big-endian.</li> <li>True</li> </ol> |                                                   |
| O False                                                                                | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez_ |
| 2) Programmers spend much time and effort focusing on endianness.                      | UCMERCEDCSE031ChandrasekharSpring2023             |
| O True                                                                                 |                                                   |
| O False                                                                                |                                                   |
| 3) In little-endian format, 10000000 would become 00000001.  O True                    |                                                   |
| O False                                                                                |                                                   |
| • Talloc                                                                               |                                                   |

# 2.4 addi, add: Add instructions

### Add with immediate instruction: addi

A program often needs to add a specific value to a register, such as adding register \$t3 and 4. An **add immediate** (**addi**) instruction adds a register's value and an immediate value. An **immediate** is a value specified within an instruction. In MIPS, the immediate is a 16-bit number that can range from -32,768 to 32,767. A MIPS addi instruction format is shown below, which computes regA = regB + immediate.

addi regA, regB, immediate

| PARTICIPATION<br>ACTIVITY            | 2.4.1: Add immediate (addi) instruction.                                                                                                       |   |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Animation                            | captions:                                                                                                                                      |   |
| written<br>2. An imm                 | d immediate instruction adds the immediate va<br>to register \$t1.<br>nediate value can be negative10 is added to to<br>80 is written to \$t3. | · |
| PARTICIPATION<br>ACTIVITY            | 2.4.2: addi instruction.                                                                                                                       |   |
| For each que  • \$t0: 20  • \$t1: 50 | stion, assume initial register values of:                                                                                                      |   |

| • \$t2: 60                                                                                                 |                                                  |
|------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| 1) After the following, what is \$t4?                                                                      |                                                  |
| addi \$t4, \$t2, 1                                                                                         |                                                  |
|                                                                                                            |                                                  |
| Check Show answer                                                                                          | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez |
| 2) After the following, what is \$t3?                                                                      | ERCEDCSE031ChandrasekharSpring2023               |
| addi \$t3, \$t1, -5                                                                                        |                                                  |
|                                                                                                            |                                                  |
| Check Show answer                                                                                          |                                                  |
| 3) After the following, what is \$t2?                                                                      |                                                  |
| addi \$t2, \$t2, 6                                                                                         |                                                  |
|                                                                                                            |                                                  |
| Check Show answer                                                                                          |                                                  |
| 4) Type an addi instruction that writes \$t5 with the sum of \$t4 and 17.                                  |                                                  |
|                                                                                                            |                                                  |
| Check Show answer                                                                                          |                                                  |
| 5) Type an instruction that adds 3 to \$t4, writing the sum to \$t4.                                       |                                                  |
|                                                                                                            |                                                  |
| Check Show answer                                                                                          |                                                  |
|                                                                                                            |                                                  |
| Commonly, a specific value needs to be written to a register. The addi instruction immediate:              | ©zyBooks 05/17/23 13:45 1587358                  |
|                                                                                                            | Oscar Benitez ERCEDCSE031ChandrasekharSpring2023 |
| Since \$zero always holds the value 0, the sum is equal to the immediate value the register.               | e, and the infinediate value is written to       |
| PARTICIPATION 2.4.3: Initializing registers with addi.                                                     |                                                  |
| Given the following register file contents, match the register to the value hel the provided instructions. | ld in the register as                            |



### Add instruction: add

An **add instruction** computes the sum of two register values, and writes the sum into a register. A MIPS add instruction format is shown below, which computes regA = regB + regC.

#### add regA, regB, regC

The register written by an instruction is called the **destination register**. A register read by an instruction is called a **source register**. For the add instruction, regA is the destination register, and regB and regC are source registers.

| PARTICIPATION 2.4.4: Add instruction.                        |                                                                                                    |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Assume initial register values of                            |                                                                                                    |
| <ul><li>\$t0: 20</li><li>\$t1: 30</li><li>\$t2: 40</li></ul> | ©zyBooks 05/17/23 13:45 15 <b>8</b> 7358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| 1) After the following, what is \$t0? add \$t0, \$t1, \$t2   |                                                                                                    |
| Check Show answer                                            |                                                                                                    |

| <pre>2) After the following, what is \$t2?   add \$t0, \$t1, \$t2</pre> |                                                                                           |
|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Check Show answer                                                       |                                                                                           |
| 3) After the following, what is \$t2? add \$t2, \$t1, \$t0              | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| Check Show answer                                                       |                                                                                           |
| 4) After the following, what is \$t2? add \$t2, \$t0, \$t1              |                                                                                           |
| Check Show answer                                                       |                                                                                           |
| 5) Type an instruction that writes \$t3 with the sum of \$t5 and \$t6.  |                                                                                           |
| Check Show answer                                                       |                                                                                           |

Table 2.4.1: Instruction summary: addi, add.

| Instruction      | Format            | Description                                                                                       | Example              |
|------------------|-------------------|---------------------------------------------------------------------------------------------------|----------------------|
| addi \$a, \$b, C |                   | Add immediate: Adds register \$b and the immediate value C, and writes the sum into register \$a. | addi \$t3, \$t2, 7   |
| add              | add \$a, \$b, \$c | Add: Computes the sum of registers \$b and \$c, and writes the sum into register \$a.             | add \$t4, \$t1, \$t2 |

©zyBooks 05/17/23 13:45 1587358 Oscar Benitez UCMERCEDCSE031ChandrasekharSpring2023

| CHALLENGE<br>ACTIVITY | 2.4.1: Add immediate and add instructions. |  |
|-----------------------|--------------------------------------------|--|
| 459784.3174716.       | qx3zqy7                                    |  |
| Start                 |                                            |  |
| Compute:              | \$t2 = \$t1 + 9                            |  |



O SIME ROLL OCCUPANT OF THE PROPERTY OF THE PR

### 2.5 Comments

A **comment** is text in a program intended just for humans reading the program, rather than for the processor executing the program. In MIPS, a comment is any text on a line following the # symbol.

lw \$t1, 0(\$t6) # This is a comment add \$t1, \$t1, \$t1 # Another comment # And yet another comment

| PARTICIPATION 2.5.1: Comments.                                                                                                                                       |                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| Given the following code, indicate which is a comment.  lw \$t2, 0(\$t6)  # Load DM[2000]  # add \$t2, \$t3, \$t4  # FIXME: Finish the program soon  #####  # 6/3/16 |                                                           |
| 1) Iw O Comment O Not a comment                                                                                                                                      |                                                           |
| 2) Load DM[2000]  O Comment O Not a comment                                                                                                                          |                                                           |
| 3) add \$t2, \$t3, \$t4  O Comment O Not a comment                                                                                                                   | ©zyBooks 05/17/23 13:45 15 <b>8</b> 7358<br>Oscar Benitez |
| <ul><li>4) FIXME: Finish the</li><li>O Comment</li><li>O Not a comment</li></ul>                                                                                     | UCMERCEDCSE031Chandragei harSpring2023                    |
| 5) program soon                                                                                                                                                      |                                                           |

| O Comment 6) #### O Not a comment O Comment O Not a comment |                                                           |
|-------------------------------------------------------------|-----------------------------------------------------------|
| 7) 6/3/16                                                   |                                                           |
| O Comment                                                   | ©zyBooks 05/17/23 13:45 15 <b>8</b> 7358<br>Oscar Benitez |
| O Not a comment                                             | UCMERCEDCSE031ChandrasekharSpring2023                     |

# 2.6 A small assembly program

### Creating and executing a small program

Given desired behavior, a programmer must create an instruction sequence implementing such behavior, using only the processor's available instructions.

| PARTICIPATION<br>ACTIVITY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.6.1: Creating and executing a sn      | nall program.                                                                                            |                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------|
| Animation of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | captions:                               |                                                                                                          |                                            |
| 2. The add<br>5024, ar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | nd 5032, respectively.                  | implement the desired goal.<br>\$t5, and \$t6 with the memory addre<br>20 and 5024. The data in memory a |                                            |
| 5024 is<br>4. The sum                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | copied into registers \$t0 and \$t1, re | spectively.<br>ed, and then written into register \$t2                                                   |                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ng the program illustrates that the d   | esired goal is met: DM[5032] = DM[5                                                                      | 5020] +                                    |
| PARTICIPATION<br>ACTIVITY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.6.2: Creating small programs.         |                                                                                                          |                                            |
| Indicate the W<br>\$t0: 5000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | /RONG item. DM refers to data men       | nory. Assume initial values:                                                                             |                                            |
| \$t0. 5000<br>\$t1: 5004                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                         |                                                                                                          | 05/17/23 13:45 1587358                     |
| \$t2: 5008.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         |                                                                                                          | Oscar Benitez<br>E031ChandrasekharSpring20 |
| Desired beha<br>1) DM[5008]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | vior: DM[5000] = DM[5004] +             |                                                                                                          |                                            |
| Iw \$t3, 0(\$t1)<br>Iw \$t4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         |                                                                                                          |                                            |
| , 0(\$t2) # Lo<br>add \$t5,   \$t;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | oad DM[5008]                            |                                                                                                          |                                            |
| the state of the s | S.;<br>DM[5004] + DM[5008]              |                                                                                                          |                                            |

| sw \$t5, 0( \$t1 ) # Store result into DM[5000]                                                                                                                                                                           |                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Desired behavior: DM[5000] = DM[5000] + 2) DM[5004]                                                                                                                                                                       |                                                                                     |
| Iw \$t3, 0(\$t0) Iw \$t4, 0( \$t2 ) ) add \$t3 , \$t3, \$t4 sw \$t3, 0( \$t0 ) )  Desired behavior: DM[5008] = DM[5004] + 3) DM[5004] + DM[5004]  Iw \$t3, 0(\$t1) add \$t4, \$t3, \$t3  add \$t4, \$t4, \$t4             | ©zyBooks 05/17/23 13:45 1587358 Oscar Benitez UCMERCEDCSE031ChandrasekharSpring2023 |
| PARTICIPATION 2.6.3: Load, store, and memory.                                                                                                                                                                             |                                                                                     |
| <ol> <li>Run the simulation step-by-step, observing memory value</li> <li>Change DM[5000]'s value to 45 by clicking the memory value again.</li> <li>Store the addition result in DM[5004] by appending sw \$t</li> </ol> | alue on the right, then run                                                         |

### Conserving registers in assembly programs

Registers are limited, so programmers should conserve registers. If a value in a register is not read later, the register can be reused by writing another value. Ex: Assume \$t4 holds a memory address used in a lw instruction. If that memory address is not used by another instruction, \$t4 can be reused to hold a different memory address or used to hold the result of a computation.

| PARTICIPATION activity 2.6.4: Conserving registers.                                                                                                                                                                                                                                                                                                                      |                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| Animation captions:                                                                                                                                                                                                                                                                                                                                                      |                                  |
| <ol> <li>\$t4, \$t5, and \$t6 are initialized with the memory addresses 5020, 5024, and 5032. Each oscar Each addresses is only used once, and a single register could be used UCMERCEDCSE031Ch.</li> <li>For each Iw and sw instruction, an addi instruction initializes \$t4 with the memory add following Iw or sw instruction uses \$t4 to access memory.</li> </ol> | Benitez<br>andrasekharSnring2023 |
| PARTICIPATION ACTIVITY 2.6.5: Conserving register in assembly programs.                                                                                                                                                                                                                                                                                                  |                                  |
| 1) Which register can be reused in the addi                                                                                                                                                                                                                                                                                                                              |                                  |

|    | <ul><li>Iw \$t2, 0(\$t4)</li><li>sw \$t3, 0(\$t4)</li></ul>                                                                                |      |                                                                                      |  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------|--|
|    | addi \$t4, \$zero, 5032<br>sw \$t3, 0(\$t4)                                                                                                |      |                                                                                      |  |
|    | lw \$t2, 0(\$t4)<br>add \$t3, \$t2, \$t1                                                                                                   |      |                                                                                      |  |
|    | lw \$t1, 0(\$t4)<br>addi \$t4, \$zero, 5024                                                                                                |      |                                                                                      |  |
|    | addi \$t4, \$zero, 5020                                                                                                                    |      |                                                                                      |  |
| 3) | If the add instruction's destination register is changed from \$13 to what other instruction must be updated?                              |      |                                                                                      |  |
|    | O \$t1<br>O \$t2                                                                                                                           |      |                                                                                      |  |
|    | <pre>lw \$t4, 0(\$t1) addi \$t2, \$zero, 5008 lw \$t5, 0(\$t2) addi, \$zero, 5012 lw \$t6, 0() add \$t4, \$t4, \$t5 sw \$t4, 0(\$t2)</pre> |      |                                                                                      |  |
| 2) | Which register can be reused in and lw instructions to load \$15 of at memory address 5012?  addi \$t1, \$zero, 5000                       |      |                                                                                      |  |
|    | sw \$t6, 0()  O \$t2  O \$t6                                                                                                               |      | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSprin |  |
|    | addi \$t2, \$zero, 5048<br>lw \$t4, 0(\$t2)<br>add \$t6, \$t6, \$t4                                                                        |      |                                                                                      |  |
|    | and sw instructions to store \$16 memory address 5048?                                                                                     | 5 to |                                                                                      |  |

PARTICIPATION ACTIVITY

2.6.6: Conserving registers used for memory addresses.

yBooks 05/17/23 13:45 1587358 Oscar Benitez EDCSE031ChandrasekkarSprin

arSpring2023

The program below computes DM[5000] = DM[5000] + DM[5004] + DM[5008]

- 1. Run the simulation step-by-step, observing that program uses \$t4, \$t5, and \$t6 for the three memory addresses 5000, 5004, and 5008.
- 2. Revise the program to only use \$t4 for the memory addresses. Before each lw or sw instruction, add an addi instruction to initialize \$t4 with the memory address. Then, use

| \$t4 in the lw or sw instructions.                        |                                |
|-----------------------------------------------------------|--------------------------------|
| CHALLENGE 2.6.1: Load, store, add, and addi instructions. |                                |
| 459784.3174716.qx3zqy7                                    |                                |
|                                                           | ©zyBooks 05/17/23 13:45 158735 |

# 2.7 sub, mul: Subtraction and multiplication instructions

### **Subtract instruction: sub**

A subtract instruction (sub) computes the difference of two register values, and writes the difference into a register. A MIPS subtract instruction format is shown below, which computes regA = regB - regC.

sub regA, regB, regC

| PARTICIPATION activity 2.7.1: sub instruction. |                                                     |
|------------------------------------------------|-----------------------------------------------------|
| Assume initial register values of:             |                                                     |
| • \$t0:30                                      |                                                     |
| • \$t1:10                                      |                                                     |
| <ul><li>\$t2:-5</li><li>\$t3: 5</li></ul>      |                                                     |
|                                                |                                                     |
| 1) After the following, what is \$t4?          |                                                     |
| sub \$t4, \$t1, \$t3                           |                                                     |
|                                                |                                                     |
|                                                |                                                     |
| Check Show answer                              |                                                     |
| 2) After the following, what is \$t0?          |                                                     |
| sub \$t0, \$t0, \$t3                           |                                                     |
| Sub pte, pte, pts                              |                                                     |
|                                                | ©zyBooks 05/17/23 13:45 1587358                     |
| Check Show answer                              | Oscar Benitez UCMERCEDCSE031ChandrasekharSpring2023 |
|                                                |                                                     |
| 3) After the following, what is \$t5?          |                                                     |
| sub \$t5, \$t1, \$t2                           |                                                     |
|                                                |                                                     |
|                                                |                                                     |

| Check Show answer 4) Type an instruction to subtract \$t3 from \$t4, writing the difference to |                                                                                           |
|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| \$t5.                                                                                          |                                                                                           |
| Check Show answer                                                                              | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |

### Multiply instruction: mul

A *multiply instruction* (*mul*) computes the product of two register values, and writes the product into a register. A MIPS multiply instruction format is shown below, which computes regA = regB \* regC. The multiply instruction computes a 32-bit product, and ignores any overflow that may result from multiplying two 32-bit values.

mul regA, regB, regC

| PARTICIPATION 2.7.2: mul instruction.                                            |                                                                                                    |
|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Assume initial register values of:                                               |                                                                                                    |
| <ul><li>\$t0: 40</li><li>\$t1: 20</li><li>\$t2: 70000</li><li>\$t3: 30</li></ul> |                                                                                                    |
| <pre>1) After the instruction mul \$t3, \$t1,<br/>\$t0 what is \$t3?</pre>       |                                                                                                    |
| <ul><li>○ 600</li><li>○ 800</li></ul>                                            |                                                                                                    |
| 2) Which instruction multiplies \$t4 with \$t5, writing the product to \$t5.     |                                                                                                    |
| <ul><li>mul \$t5, \$t5, \$t4</li><li>mul \$t4, \$t5, \$t5</li></ul>              |                                                                                                    |
| 3) Does the following instruction result in an overflow?                         |                                                                                                    |
| mul \$t5, \$t1, \$t2                                                             |                                                                                                    |
| O Yes O No                                                                       | ©zyBooks 05/17/23 13:45 15 <b>8</b> 7358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| 4) Does the following instruction result in an overflow?                         |                                                                                                    |
| mul \$t5, \$t2, \$t2                                                             |                                                                                                    |
|                                                                                  |                                                                                                    |

### Pseudoinstructions

A native instruction is an assembly instruction directly supported by a processor's hardware. A pseudoinstruction is an assembly instruction that must be replaced by one or more native instructions before being executed. Pseudoinstructions are used to keep the number of native instructions small, which leads to more efficient processor oscar Benitez hardware, while providing programmers a large set of instructions for common CSE031ChandrasekharSpring2023 operations. The MIPS mul instruction is a pseudoinstruction implemented using mult and mflo native instructions, discussed elsewhere.

| PARTICIPATION | ı |
|---------------|---|
| ACTIVITY      |   |

2.7.3: sub and mul instructions.

The assembly program below calculates the total taxi fare as \$15 plus \$2 per mile traveled. DM[5000] holds the total miles traveled, and the total fare is stored in DM[5004].

- 1. Run the simulation step-by-step, observing memory values.
- 2. Change DM[5000]'s value to 25, then run again.
- 3. Modify the program to subtract \$2 for a frequent rider discount, store the discounted total fare in DM[5008].

### Instruction format summary: sub, mul

Table 2.7.1: Instruction summary: sub, mul.

| Instruction | Format            | Description                                                                                               | Example              |
|-------------|-------------------|-----------------------------------------------------------------------------------------------------------|----------------------|
| sub         | sub \$a, \$b, \$c | Subtract: Subtracts \$c from \$b, and writes the difference into register \$a.                            | sub \$t3, \$t2, \$t5 |
| mul         | mul \$a, \$b, \$c | Multiply: Multiplies register \$b and \$c, and writes the lower 32-bits of the product into register \$a. | mul \$t3, \$t2, \$t1 |

Oscar Benitez UCMERCEDCSE031ChandrasekharSpring2023

| CHALLENGE ACTIVITY 2.7.1: Subtract and multiply instructions. |  |
|---------------------------------------------------------------|--|
| 459784.3174716.qx3zqy7                                        |  |

# 2.8 beg, bne, j: Branch and jump instructions

### Branch instructions: beq, bne

A branch instruction specifies the location of the next instruction to execute, depending on the branch instruction's condition. A branch on equal (beq) instruction branches to an instruction at a specified location if the values held in two registers are equal. If the values are equal, the branch is taken, and the instruction at the specified location is 23 executed. Otherwise, the branch is not taken, and the instruction immediately following the branch instruction is executed.

A branch instruction typically uses a label to specify the next instruction's location. A label is a named position in a program that represents an instruction's memory address. The MIPS beq instruction format below branches to the instruction at location Label if the values held in regA and regB are equal.

#### beq regA, regB, Label

PARTICIPATION

A label is a sequence of letters (a-z, A-Z, \_) and digits (0-9) starting with a letter and followed by a colon (:).

| 2.8.1: Branch on equal (beq) instruction                                                                                                                                                                                                                                                                                             |                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Animation captions:                                                                                                                                                                                                                                                                                                                  |                                                                                                       |
| <ol> <li>The beq instruction compares the values held in \$\frac{3}{2}\$ will branch to the instruction following the label C</li> <li>The label Cont represents the addi instruction's moreone branch to instructions without yet knowing the instruction continues with the addi instruction. The the branch was taken.</li> </ol> | ont.<br>emory address. Labels allow a program to<br>struction's address.                              |
| PARTICIPATION 2.8.2: beq instruction.                                                                                                                                                                                                                                                                                                |                                                                                                       |
| Which instruction is executed immediately after the bra<br>Assume initial register values of:                                                                                                                                                                                                                                        | nch instruction.                                                                                      |
| <ul><li>\$t0: 5</li><li>\$t1: 10</li><li>\$t2: 0</li></ul>                                                                                                                                                                                                                                                                           |                                                                                                       |
| • \$t3: 10  beq \$t1, \$t3, Cont  1) sub \$t1, \$t1, \$t5                                                                                                                                                                                                                                                                            | ©zyBooks 05/17/23 13: <del>45</del> 1587358<br>Oscar Benitek<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| Cont: sw \$t4, 0(\$t6)                                                                                                                                                                                                                                                                                                               |                                                                                                       |
| beq \$t0, \$t1, Cont 2) sw \$t1, 0(\$t5)  Cont: addi \$t1, \$t1, -2                                                                                                                                                                                                                                                                  |                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                      |                                                                                                       |

| 3) addi<br>sw \$1         | , \$zero, Cont<br>\$t4, \$t4, 11<br>24, 0(\$t6)<br>Lw \$t2, 0(\$t6) |                                                                                           |
|---------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| beq \$t3 4) addi Cont:    | , \$t1, Cont<br>\$t3, \$t3, 2                                       | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| PARTICIPATION ACTIVITY    | 2.8.3: Labels.                                                      |                                                                                           |
| Which are vali            | d labels for the addi instruction?                                  |                                                                                           |
| Cont: add                 |                                                                     |                                                                                           |
| O Inva<br>2)<br>After_Adj | just: addi \$t2, \$t2, 1                                            |                                                                                           |
| O Valid                   |                                                                     |                                                                                           |
| O Valid                   |                                                                     |                                                                                           |
| O Inva 4) IsGood?:        | addi \$t2, \$t2, 1                                                  |                                                                                           |
| O Valid<br>O Inva         |                                                                     |                                                                                           |
|                           | uals 100: addi \$t2,                                                | ©zyBooks 05/17/23 13:45 1587358 Oscar Benitez UCMERCEDCSE031ChandrasekharSpring2023       |
| O Inva                    |                                                                     |                                                                                           |
| CheckResu<br>addi \$      | ult:<br>5t2, \$t2, 1                                                |                                                                                           |

©zyBooks 05/17/23 13:45 1587358 Oscar Benitez UCMERCEDCSE031ChandrasekharSpring2023

Check

Check

Check

**Show answer** 

**Show answer** 

**Show answer** 

2) After the following, what is \$t3?

bne \$t1, \$t2, Cont addi \$t3, \$t3, 7 Cont: addi \$t2, \$t2, 3

3) After the following, what is \$t2?

bne \$t1, \$t2, Cont addi \$t3, \$t3, 7 Cont: addi \$t2, \$t2, 3

|                                                                                                                                                                                                          | https://learn.zybooks.com/zybook/UCMERCEDCSE031Ch |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| O Valid 7) O Invalid 2ndTask: addi \$t2, \$t2, 1 O Valid O Invalid                                                                                                                                       |                                                   |
| A <b>branch on not equal</b> ( <b>bne</b> ) instruction branches to an instruction registers are not equal. The MIPS bne instruction format below in regA and regB are not equal.  bne regA, regB, Label |                                                   |
| PARTICIPATION                                                                                                                                                                                            |                                                   |
| 2.8.4: Branch instructions: bne and beq.                                                                                                                                                                 |                                                   |
| For each question, assume initial register values of:  • \$t0: 20 • \$t1: 15 • \$t2: 15 • \$t3: 21                                                                                                       |                                                   |
| 1) After the following, what is \$t3?                                                                                                                                                                    |                                                   |
| bne \$t0, \$t1, Cont<br>addi \$t3, \$t3, 5<br>Cont: addi \$t2, \$t2, 2                                                                                                                                   |                                                   |

| 4) After the following, what is \$t3?                                  |                                                                                           |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| bne \$t2, \$t1, Cont<br>addi \$t3, \$t3, 8<br>Cont: addi \$t3, \$t3, 4 |                                                                                           |
| Check Show answer                                                      | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| 5) How many instructions execute in the following?                     |                                                                                           |
| bne \$t2, \$t0, Cont1<br>addi \$t3, \$t3, 8                            |                                                                                           |
| Cont1:                                                                 |                                                                                           |
| bne \$t2, \$t1, Cont2<br>addi \$t3, \$t3, 5                            |                                                                                           |
| Cont2:                                                                 |                                                                                           |
| addi \$t3, \$t3, 7                                                     |                                                                                           |
|                                                                        |                                                                                           |
| Check Show answer                                                      |                                                                                           |
| CHECK SHOW driswer                                                     |                                                                                           |
|                                                                        |                                                                                           |

### **Jump instruction**

A **jump** (j) instruction specifies the location of the next execution to execute. A jump instruction is also known as an unconditional branch. The MIPS j instruction format below jumps to the instruction at Label.

### j Label

| 2.8.5: Jump (j) instruction.                                                                |                                                                                           |
|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Animation captions:                                                                         |                                                                                           |
| The jumps instruction specifies the location of the instruction is executed after the jump. | next execution to execute, so the addi                                                    |
| PARTICIPATION 2.8.6: Jump instructions.                                                     | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekbarSpring2023 |
| A jump instruction will always jump to the labeled instruction.                             |                                                                                           |
| O True                                                                                      |                                                                                           |
| O False                                                                                     |                                                                                           |
| 2) A jump instruction can only jump to a                                                    |                                                                                           |

PARTICIPATION

| labeled instruction located after the jump instruction.  O True                                                                          |                                                                                           |
|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| O False                                                                                                                                  |                                                                                           |
| <pre>3) Which instruction is executed after the   jump instruction?   j Comp2 Comp1: addi \$t2, \$zero, -5 Comp2: sw \$t3, 0(\$t5)</pre> | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| O addi                                                                                                                                   |                                                                                           |
| O sw                                                                                                                                     |                                                                                           |
|                                                                                                                                          |                                                                                           |

Branch and jump instructions are commonly used together to direct a program to conditionally execute either one group of instructions or another group, but not both. A branch instruction is used to decide which group of statements to execute. If the branch is taken, the instruction group at the label specified in the branch is executed. If the branch is not taken, the instruction group after the branch is executed. That instruction group ends with a jump instruction to the first instruction after the other instruction group, so the other instruction group is not executed.

2.8.7: Using branch and jump instructions to execute one of two instruction

| ACTIVITY                                | groups.                                                                                                                                                                                                                         |                                                                                                         |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Animation                               | captions:                                                                                                                                                                                                                       |                                                                                                         |
| 2. Then, e<br>3. If the b<br>4. The jur | ranch is taken, the instruction group at the lexecution continues with the instructions after ranch is not taken, the instruction group after properties in the label After, which ranch was taken. So, only one of the instruc | ter the label After. er the branch instruction executed. h is after the instructions that would execute |
| PARTICIPATION<br>ACTIVITY               | 2.8.8: Branch and jump instructions.                                                                                                                                                                                            |                                                                                                         |
| Refer to the a                          | animation above.                                                                                                                                                                                                                |                                                                                                         |
| 1) Assume ii<br>4, \$t2: 7.             | nitial register values of \$t1:                                                                                                                                                                                                 |                                                                                                         |
| How man                                 | y instructions are                                                                                                                                                                                                              |                                                                                                         |
| executed.                               |                                                                                                                                                                                                                                 | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring202                |
| Check                                   | Show answer                                                                                                                                                                                                                     |                                                                                                         |
| 2) Assume ii<br>10, \$t2: 10            | nitial register values of \$t1:<br>0.                                                                                                                                                                                           |                                                                                                         |
| How man                                 | y instructions are                                                                                                                                                                                                              |                                                                                                         |

|    | executed?                                          |                                                                                                                                  |                                                     |  |
|----|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|
|    | Check                                              | Show answer                                                                                                                      |                                                     |  |
| 3) |                                                    | al register values of \$t0:<br>2: 10, \$t3: 20.                                                                                  |                                                     |  |
|    | What is \$t3 the label After                       | when execution reaches<br>er?                                                                                                    | ©zyBooks 05/17/23<br>Oscar Be<br>UCMERCEDCSE031Chan |  |
|    | Check                                              | Show answer                                                                                                                      |                                                     |  |
| 4) | Assume initi<br>5, \$t1: 4, \$t2                   | al register values of \$t0:<br>18, \$t3: 20.                                                                                     |                                                     |  |
|    | What is \$t3 the label After                       | vhen execution reaches<br>er?                                                                                                    |                                                     |  |
|    | Check                                              | Show answer                                                                                                                      |                                                     |  |
|    | RTICIPATION                                        | 2.8.9: Branch and jump instruction e                                                                                             | example.                                            |  |
|    |                                                    | rogram below adds 5 to DM[5004] it                                                                                               | f DM[5000] is 100. Otherwise, the program<br>8].    |  |
|    | <ul><li>2. Change D</li><li>3. Modify th</li></ul> | mulation step-by-step, observing moments. M[5000]'s value to 95, then run againd program to add 5 to DM[5004] if Digo otherwise. |                                                     |  |

©zyBooks 05/17/23 13:45 1587358 Oscar Benitez UCMERCEDCSE031ChandrasekharSpring2023

Table 2.8.1: Instruction summary: beg, bne, j. Instruction Format Description Example Branch on equal: ©zyBooks 05/17/23 13:45 1587358 Branches to Oscar Ben tez UCMERCEDCSE031ChandrasekharSpring2023 the instruction at BLabel if the values beq beq \$a, \$b, BLabel held in \$a and beq \$t3, \$t2, SumEq5 \$b are equal. Otherwise, instruction immediately after beg is executed. Branch on not equal: Branches to the instruction at BLabel if the values held in \$a and bne \$a, \$b, BLabel bne \$t4, \$t5, GuessNeqCorrect bne \$b are not equal. Otherwise, instruction immediately after bne is executed. Jump: Causes execution to j JLabel continue with j CalcTip the instruction at JLabel. 13:45 1587358 CHALLENGE sekharSpring2023 2.8.1: Branch and jump instructions. ACTIVITY 459784.3174716.qx3zqy7

### 2.9 slt: Set on less than instruction

### Set on less than instruction

The **set on less than** (**slt**) instruction sets a register to 1 if the value held in the register is less than the value held in another register, otherwise the register is set to 0. Ex: **slt** \$t1, \$t4, \$t5 sets \$t1 to 1 if \$t4's value is less than \$t5's value, otherwise \$t1 is set to 0. The slt instruction is typically used with the beq or bne instructions to branch to an instruction based on the relational comparisons to two registers.

| PARTICIPATION ACTIVITY 2.9.1: Set on less than instruction.                                                                                                     | ©zyBooks 05/17/23 13 <del>,45 1</del> 587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| Animation captions:                                                                                                                                             |                                                                                                        |
| <ol> <li>The slt instruction compares the values held in \$t0 a writing 1 to \$t2.</li> <li>\$t2 and \$zero are not equal, so the bne instruction be</li> </ol> |                                                                                                        |
| PARTICIPATION 2.9.2: Set on less than.                                                                                                                          |                                                                                                        |
| Assume initial register values of:                                                                                                                              |                                                                                                        |
| <ul><li>\$t0: 40</li><li>\$t1: 20</li><li>\$t2: 55</li></ul>                                                                                                    |                                                                                                        |
| 1) What is \$t5 after the instruction below?                                                                                                                    |                                                                                                        |
| slt \$t5, \$t0, \$t2<br>O 0<br>O 1                                                                                                                              |                                                                                                        |
| 2) What is \$t5 after the instruction below?                                                                                                                    |                                                                                                        |
| slt \$t5, \$t2, \$t1<br>O 0<br>O 1                                                                                                                              |                                                                                                        |
| 3) Determine if the branch instruction is taken or not taken.                                                                                                   |                                                                                                        |
| slt \$t4, \$t0, \$t2 beq \$t4, \$zero, BLabel  O Taken  O Not taken                                                                                             | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023              |
| 4) Determine if the branch instruction is taken or not taken.                                                                                                   |                                                                                                        |
| slt \$t5, \$t0, \$t1                                                                                                                                            |                                                                                                        |

| beq \$t5, \$zero, BLabel  O Taken                             |                                                                                           |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| O Not taken                                                   |                                                                                           |
| 5) Determine if the branch instruction is taken or not taken. |                                                                                           |
| slt \$t6, \$t1, \$t2 bne \$t6, \$zero, BLabel  O Taken        | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023 |
| O Not taken                                                   |                                                                                           |

### Branch pseudoinstructions: blt, ble, bgt, bge

Common comparisons used for branch instructions include less than (<), less than or equal ( $\leq$ ), greater than (>), and greater than or equal ( $\geq$ ). However, MIPS natively supports only two branch instructions: beq (branch on equal) and bne (branch on not equal). An slt followed by either a beq or bne can implement any comparison <,  $\leq$ , >,  $\geq$ . However, the slt + beq/bne approach is non-intuitive to many programmers. Thus, MIPS supports the following pseudoinstructions.

- A branch on less than (blt) instruction branches if the first register is less than the second.
- A branch on less than or equal (ble) instruction branches if the first register is less than or equal to the second.
- A branch on greater than (bgt) instruction branches if the first register is greater than the second.
- A **branch on greater than or equal (bge)** instruction branches if the first register is greater than or equal to the second.

A MIPS assembler will convert each pseudoinstruction into the indicated two native instructions. The assembler uses a temporary register to store the result of an slt instruction, which is used in the following beq or bne instruction. The **\$at** (or **assembler temporary**) register is reserved for use by the assembler to hold temporary values needed to implement pseudoinstructions.

Table 2.9.1: Branch pseudoinstructions and equivalent native instructions.

| Branch pseudoinstruction | Native instructions                              |                                                  |
|--------------------------|--------------------------------------------------|--------------------------------------------------|
| blt \$t0, \$t1, BLabel   | slt \$at, \$t0, \$t1<br>bne \$at, \$zero, BLabel |                                                  |
| ble \$t0, \$t1, BLabel   | slt \$at, \$t1, \$t0<br>beq \$at, \$zero, BLabel | Books 05/17/23 13:45 1587358                     |
| bgt \$t0, \$t1, BLabel   | slt \$at. \$t1. \$t0                             | Oscar Benitez<br>EDCSE031ChandrasekharSpring2023 |
| bge \$t0, \$t1, BLabel   | slt \$at, \$t0, \$t1<br>beq \$at, \$zero, BLabel |                                                  |

| PARTICIPATION<br>ACTIVITY   | 2.9.3: Branch pse     | udoinstructions.                                                                                                                         |                                                                                                                   |
|-----------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Refer to the a              | above table.          |                                                                                                                                          |                                                                                                                   |
| 1) beq is a p O Tru O Fals  |                       |                                                                                                                                          | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023                         |
| 2) slt is a na O Tru O Fals |                       |                                                                                                                                          |                                                                                                                   |
|                             |                       | slt \$at,                                                                                                                                |                                                                                                                   |
|                             |                       | n slt \$at,                                                                                                                              |                                                                                                                   |
|                             |                       | n slt \$at,                                                                                                                              |                                                                                                                   |
|                             |                       | n slt \$at,                                                                                                                              |                                                                                                                   |
| Table 2.9.                  | 2: Instruction su     | mmary: slt.                                                                                                                              |                                                                                                                   |
| Instruction                 | Format                | Description                                                                                                                              | Example                                                                                                           |
| slt                         | slt \$a, \$b, \$c     | Set on less than: Write 1 to register \$a if value held in register \$b is less than value held in register \$c, and otherwise writes 0. | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring2023<br>slt \$t1, \$t5, \$t6 |
| CHALLENGE<br>ACTIVITY       | 2.9.1: Set on less th | an, and branch pseudoinstructions.                                                                                                       |                                                                                                                   |

| 459784.3174716.qx3zqy7 |  |  |  |
|------------------------|--|--|--|
|                        |  |  |  |

### 2.10 Input / output

**PARTICIPATION** 

To be useful, a computer system needs to produce output that a user can examine. Ex: A program that outputs a table of powers of 2 (1, 2, 4, 8, 16, ...) needs a way to provide that table to a user. Typical output methods include screens and files. MIPSzy uses the following simple output approach:

Oscar Benitez

UCMERCED CSE031 Chandrasekhar Spring 2023

- To output an integer, a program writes the integer to memory location 8200.
- Special hardware detects a write to location 8200, and automatically outputs that integer to a screen.

Likewise, a computer system needs to accept user input. Ex: A program may accept user input, then output 2 times that input. Typical input methods include keyboards and files. MIPSzy uses the following simple input approach:

2.10.1: MIPSzy output and input: Stores to 8200 are also automatically output

- When input is available, special hardware puts the next input value into memory location 8196, and sets location 8192 with 1.
- A program can load from location 8196 to get the next input value (typically after checking that location 8192 is 1). The hardware detects such a load, and automatically puts the next input value into 8196 (or if no further input exists, sets 8192 with 0).

| to the screen. Input is automatically put                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | in 8196.                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Animation captions:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                   |
| <ol> <li>For output, the program stores an integer at location outputs that integer to the screen at the current of the screen at the scr</li></ol> | ursor position. In location 8196, and puts 1 in 8192 indicating The hardware detects the load and |
| The program below outputs the first few powers of 2 (1, 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2, 4, 8) to the screen.                                                                           |
| PARTICIPATION activity 2.10.2: MIPSzy output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                   |
| PARTICIPATION 2.10.3: MIPSzy output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ©zyBooks 05/17/23 13 45 1587358<br>Oscar Benitez<br>UCMERCEDCSE031ChandrasekharSpring203          |
| 1) To output 9 to the screen, a program should store 9 into memory location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                   |
| O 8192<br>O 8200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                   |
| 2) If a program should output 3 2 1 to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                   |

| screen, the program should store 3 in 8200, 2 in 8204, and 1 in 8208.  O True                                              |                                                   |
|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| O False                                                                                                                    |                                                   |
| 3) To output the letter 'c' on the screen, the program should store the ASCII value of 'c', namely 99, into location 8200. | ©zyBooks 05/17/23 13:45 1587358                   |
| O True                                                                                                                     | Oscar Benitez UCMERCEDCSE031ChandrasekharSpring20 |
| O False                                                                                                                    |                                                   |
| ne program below reads input values as long as another                                                                     | value exists, outputting 2 times each value.      |
| 2.10.4: Input and output.                                                                                                  |                                                   |
| PARTICIPATION 2.10.5: MIPSzy input.                                                                                        |                                                   |
| An input integer from a keyboard is automatically placed by special hardware into memory location  O 8192 O 8196           |                                                   |
| <ul><li>A program store values into 8196 using sw instructions.</li><li>O should</li><li>O should not</li></ul>            |                                                   |
| When a program loads a value from 8196, the hardware automatically puts the next input value into 8196.  O True            |                                                   |
| O False                                                                                                                    |                                                   |
| 1) If 8192 holds 0, then 8196 the next input value.                                                                        |                                                   |
| O has                                                                                                                      | ©zyBooks 05/17/23 13:45 1587358<br>Oscar Benitez  |
| O does not have                                                                                                            | UCMERCEDCSE031ChandrasekharSpring20               |

37 of 37